## Instruction Set Architecture

- Instructions: Commands for basic operations
- Types and formats of instructions
- Addressing modes of instructions
- Machine codes of instructions
- Data representation
- Registers and uses
- Memory address

Computer Engineers/Hardware
Engineers must understand ISA to
design/implement hardware
details of a computer:
Microarchitecture and it's design
using ICs, logic gates and
associated components.



## Micro-architecture

- The level above the digital logic level is the microarchitecture level.
- Its job is to implement the ISA (Instruction Set Architecture) level above it,
- The design of the microarchitecture level depends on the ISA being implemented, as well as the cost and performance goals of the computer.
- Many modern ISAs, particularly RISC designs, have simple instructions that can usually be executed in a single clock cycle.
- More complex ISAs may require many cycles to execute a single instruction.
- Executing an instruction may require locating the operands in memory, reading them, and storing results back into memory.



## Microarchitecture: Implementation of an ISA



Structure: How components are connected.

Static

Behavior: How data moves between components

Dynamic

### Microarchitecture

- Design of Registers, ALU, Control Unit
- How to interconnect these and how to control/flow information among these
- How to select particular operation in ALU
- How to select particular registers (read/write)
- How to access memory (read/write)



## Hardware Elements

- Combinational circuits
  - Mux, Demux, Decoder, ALU, ...





- Synchronous state elements
  - Flipflop, Register, Register file, SRAM, DRAM



Edge-triggered: Data is sampled at the rising edge



# Register Files



- No timing issues in reading a selected register
- Register files with a large number of ports are difficult to design
  - Intel's Itanium, GPR File has 128 registers with 8 read ports and 4 write ports!!!



# Design Register Architecture:

2R+1W

187 operand: RØ - R7 2nd " : R8 - R15 Result field: R16 - R23



# Instruction Execution

#### Execution of an instruction involves

- instruction fetch
- decode and register fetch
- ALU operation
- 4. memory operation (optional)
- 5. write back

and the computation of the address of the next instruction













#### Memory Indirect mode





| STORE | R1 (source) | R2(base) | 124(offset) |
|-------|-------------|----------|-------------|

